EUR 82,35
Convertir monedaCantidad disponible: 1 disponibles
Añadir al carritoCondición: NEW.
Librería: Ria Christie Collections, Uxbridge, Reino Unido
EUR 87,59
Convertir monedaCantidad disponible: Más de 20 disponibles
Añadir al carritoCondición: New. In.
Publicado por Springer Nature Switzerland AG, 2020
ISBN 10: 3030247392 ISBN 13: 9783030247393
Idioma: Inglés
Librería: PBShop.store UK, Fairford, GLOS, Reino Unido
EUR 92,25
Convertir monedaCantidad disponible: 1 disponibles
Añadir al carritoPAP. Condición: New. New Book. Shipped from UK. Established seller since 2000.
Librería: Books Puddle, New York, NY, Estados Unidos de America
EUR 91,35
Convertir monedaCantidad disponible: 1 disponibles
Añadir al carritoCondición: New. pp. XXXIX, 507 270 illus., 258 illus. in color. 3 Edition NO-PA16APR2015-KAP.
EUR 93,02
Convertir monedaCantidad disponible: 1 disponibles
Añadir al carritoCondición: New. pp. XXXIX, 507 270 illus., 258 illus. in color.
Librería: GreatBookPricesUK, Woodford Green, Reino Unido
EUR 87,57
Convertir monedaCantidad disponible: Más de 20 disponibles
Añadir al carritoCondición: New.
Librería: Chiron Media, Wallingford, Reino Unido
EUR 87,68
Convertir monedaCantidad disponible: 10 disponibles
Añadir al carritoPF. Condición: New.
Librería: GreatBookPrices, Columbia, MD, Estados Unidos de America
EUR 91,60
Convertir monedaCantidad disponible: Más de 20 disponibles
Añadir al carritoCondición: New.
Librería: Biblios, Frankfurt am main, HESSE, Alemania
EUR 95,09
Convertir monedaCantidad disponible: 1 disponibles
Añadir al carritoCondición: New. pp. XXXIX, 507 270 illus., 258 illus. in color.
Librería: GreatBookPrices, Columbia, MD, Estados Unidos de America
EUR 100,68
Convertir monedaCantidad disponible: Más de 20 disponibles
Añadir al carritoCondición: As New. Unread book in perfect condition.
Librería: GreatBookPricesUK, Woodford Green, Reino Unido
EUR 101,04
Convertir monedaCantidad disponible: Más de 20 disponibles
Añadir al carritoCondición: As New. Unread book in perfect condition.
Publicado por Springer International Publishing, Springer Nature Switzerland, 2020
ISBN 10: 3030247392 ISBN 13: 9783030247393
Idioma: Inglés
Librería: AHA-BUCH GmbH, Einbeck, Alemania
EUR 106,99
Convertir monedaCantidad disponible: 1 disponibles
Añadir al carritoTaschenbuch. Condición: Neu. Druck auf Anfrage Neuware - Printed after ordering - This book provides a hands-on, application-oriented guide to the language and methodology of both SystemVerilog Assertions and Functional Coverage. Readers will benefit from the step-by-step approach to learning language and methodology nuances of both SystemVerilog Assertions and Functional Coverage, which will enable them to uncover hidden and hard to find bugs, point directly to the source of the bug, provide for a clean and easy way to model complex timing checks and objectively answer the question 'have we functionally verified everything'. Written by a professional end-user of ASIC/SoC/CPU and FPGA design and Verification, this book explains each concept with easy to understand examples, simulation logs and applications derived from real projects. Readers will be empowered to tackle the modeling of complex checkers for functional verification and exhaustive coverage models for functional coverage, thereby drastically reducing their time to design, debug and cover.This updated third edition addresses the latest functional set released in IEEE-1800 (2012) LRM, including numerous additional operators and features. Additionally, many of the Concurrent Assertions/Operators explanations are enhanced, with the addition of more examples and figures. Covers in its entirety the latest IEEE-1800 2012 LRM syntax and semantics; Covers both SystemVerilog Assertions and SystemVerilog Functional Coverage languages and methodologies; Provides practical applications of the what, how and why of Assertion Based Verification and Functional Coverage methodologies; Explains each concept in a step-by-step fashion and applies it to a practical real life example; Includes 6 practical LABs that enable readers to put in practice the concepts explained in the book.
Librería: Best Price, Torrance, CA, Estados Unidos de America
EUR 96,04
Convertir monedaCantidad disponible: 2 disponibles
Añadir al carritoCondición: New. SUPER FAST SHIPPING.
Librería: California Books, Miami, FL, Estados Unidos de America
EUR 115,84
Convertir monedaCantidad disponible: Más de 20 disponibles
Añadir al carritoCondición: New.
Librería: Kennys Bookshop and Art Galleries Ltd., Galway, GY, Irlanda
EUR 123,01
Convertir monedaCantidad disponible: 1 disponibles
Añadir al carritoCondición: New.
Publicado por Springer International Publishing, 2020
ISBN 10: 3030247392 ISBN 13: 9783030247393
Idioma: Inglés
Librería: moluna, Greven, Alemania
EUR 109,06
Convertir monedaCantidad disponible: 1 disponibles
Añadir al carritoCondición: New. Covers in its entirety the latest IEEE-1800 2012 LRM syntax and semanticsCovers both SystemVerilog Assertions and SystemVerilog Functional Coverage language and methodologiesProvides practical applications of the what, how and why of.
Publicado por Springer Nature Switzerland AG, CH, 2020
ISBN 10: 3030247392 ISBN 13: 9783030247393
Idioma: Inglés
Librería: Rarewaves.com UK, London, Reino Unido
EUR 145,15
Convertir monedaCantidad disponible: 1 disponibles
Añadir al carritoPaperback. Condición: New. Third Edition 2020. This book provides a hands-on, application-oriented guide to the language and methodology of both SystemVerilog Assertions and Functional Coverage. Readers will benefit from the step-by-step approach to learning language and methodology nuances of both SystemVerilog Assertions and Functional Coverage, which will enable them to uncover hidden and hard to find bugs, point directly to the source of the bug, provide for a clean and easy way to model complex timing checks and objectively answer the question 'have we functionally verified everything'. Written by a professional end-user of ASIC/SoC/CPU and FPGA design and Verification, this book explains each concept with easy to understand examples, simulation logs and applications derived from real projects. Readers will be empowered to tackle the modeling of complex checkers for functional verification and exhaustive coverage models for functional coverage, thereby drastically reducing their time to design, debug and cover. This updated third edition addresses the latest functional set released in IEEE-1800 (2012) LRM, including numerous additional operators and features. Additionally, many of the Concurrent Assertions/Operators explanations are enhanced, with the addition of more examples and figures.· Covers in its entirety the latest IEEE-1800 2012 LRM syntax and semantics;· Covers both SystemVerilog Assertions and SystemVerilog Functional Coverage languages and methodologies;· Provides practical applications of the what, how and why of Assertion Based Verification and Functional Coverage methodologies;· Explains each concept in a step-by-step fashion and applies it to a practical real life example;· Includes 6 practical LABs that enable readers to put in practice the concepts explained in the book.
Librería: Kennys Bookstore, Olney, MD, Estados Unidos de America
EUR 152,35
Convertir monedaCantidad disponible: 1 disponibles
Añadir al carritoCondición: New.
Publicado por Springer Nature Switzerland AG, CH, 2020
ISBN 10: 3030247392 ISBN 13: 9783030247393
Idioma: Inglés
Librería: Rarewaves.com USA, London, LONDO, Reino Unido
EUR 155,60
Convertir monedaCantidad disponible: 1 disponibles
Añadir al carritoPaperback. Condición: New. Third Edition 2020. This book provides a hands-on, application-oriented guide to the language and methodology of both SystemVerilog Assertions and Functional Coverage. Readers will benefit from the step-by-step approach to learning language and methodology nuances of both SystemVerilog Assertions and Functional Coverage, which will enable them to uncover hidden and hard to find bugs, point directly to the source of the bug, provide for a clean and easy way to model complex timing checks and objectively answer the question 'have we functionally verified everything'. Written by a professional end-user of ASIC/SoC/CPU and FPGA design and Verification, this book explains each concept with easy to understand examples, simulation logs and applications derived from real projects. Readers will be empowered to tackle the modeling of complex checkers for functional verification and exhaustive coverage models for functional coverage, thereby drastically reducing their time to design, debug and cover. This updated third edition addresses the latest functional set released in IEEE-1800 (2012) LRM, including numerous additional operators and features. Additionally, many of the Concurrent Assertions/Operators explanations are enhanced, with the addition of more examples and figures.· Covers in its entirety the latest IEEE-1800 2012 LRM syntax and semantics;· Covers both SystemVerilog Assertions and SystemVerilog Functional Coverage languages and methodologies;· Provides practical applications of the what, how and why of Assertion Based Verification and Functional Coverage methodologies;· Explains each concept in a step-by-step fashion and applies it to a practical real life example;· Includes 6 practical LABs that enable readers to put in practice the concepts explained in the book.
Publicado por Springer International Publishing, Springer Nature Switzerland, 2019
ISBN 10: 3030247368 ISBN 13: 9783030247362
Idioma: Inglés
Librería: AHA-BUCH GmbH, Einbeck, Alemania
EUR 149,79
Convertir monedaCantidad disponible: 1 disponibles
Añadir al carritoBuch. Condición: Neu. Druck auf Anfrage Neuware - Printed after ordering - This book provides a hands-on, application-oriented guide to the language and methodology of both SystemVerilog Assertions and Functional Coverage. Readers will benefit from the step-by-step approach to learning language and methodology nuances of both SystemVerilog Assertions and Functional Coverage, which will enable them to uncover hidden and hard to find bugs, point directly to the source of the bug, provide for a clean and easy way to model complex timing checks and objectively answer the question 'have we functionally verified everything'. Written by a professional end-user of ASIC/SoC/CPU and FPGA design and Verification, this book explains each concept with easy to understand examples, simulation logs and applications derived from real projects. Readers will be empowered to tackle the modeling of complex checkers for functional verification and exhaustive coverage models for functional coverage, thereby drastically reducing their time to design, debug and cover.This updated third edition addresses the latest functional set released in IEEE-1800 (2012) LRM, including numerous additional operators and features. Additionally, many of the Concurrent Assertions/Operators explanations are enhanced, with the addition of more examples and figures. Covers in its entirety the latest IEEE-1800 2012 LRM syntax and semantics; Covers both SystemVerilog Assertions and SystemVerilog Functional Coverage languages and methodologies; Provides practical applications of the what, how and why of Assertion Based Verification and Functional Coverage methodologies; Explains each concept in a step-by-step fashion and applies it to a practical real life example; Includes 6 practical LABs that enable readers to put in practice the concepts explained in the book.
Librería: Revaluation Books, Exeter, Reino Unido
EUR 154,42
Convertir monedaCantidad disponible: 2 disponibles
Añadir al carritoPaperback. Condición: Brand New. 3rd edition. 507 pages. 9.25x6.10x1.22 inches. In Stock.
Librería: Lucky's Textbooks, Dallas, TX, Estados Unidos de America
EUR 102,59
Convertir monedaCantidad disponible: Más de 20 disponibles
Añadir al carritoCondición: New.
Librería: Mispah books, Redhill, SURRE, Reino Unido
EUR 151,24
Convertir monedaCantidad disponible: 1 disponibles
Añadir al carritoPaperback. Condición: New. New. book.
Publicado por Springer International Publishing, Springer International Publishing Okt 2019, 2019
ISBN 10: 3030247368 ISBN 13: 9783030247362
Idioma: Inglés
Librería: buchversandmimpf2000, Emtmannsberg, BAYE, Alemania
EUR 149,79
Convertir monedaCantidad disponible: 2 disponibles
Añadir al carritoBuch. Condición: Neu. Neuware -This book provides a hands-on, application-oriented guide to the language and methodology of both SystemVerilog Assertions and Functional Coverage. Readers will benefit from the step-by-step approach to learning language and methodology nuances of both SystemVerilog Assertions and Functional Coverage, which will enable them to uncover hidden and hard to find bugs, point directly to the source of the bug, provide for a clean and easy way to model complex timing checks and objectively answer the question ¿have we functionally verified everything¿. Written by a professional end-user of ASIC/SoC/CPU and FPGA design and Verification, this book explains each concept with easy to understand examples, simulation logs and applications derived from real projects. Readers will be empowered to tackle the modeling of complex checkers for functional verification and exhaustive coverage models for functional coverage, thereby drastically reducing their time to design, debug and cover.This updated third edition addresses the latest functional set released in IEEE-1800 (2012) LRM, including numerous additional operators and features. Additionally, many of the Concurrent Assertions/Operators explanations are enhanced, with the addition of more examples and figures. Covers in its entirety the latest IEEE-1800 2012 LRM syntax and semantics; Covers both SystemVerilog Assertions and SystemVerilog Functional Coverage languages and methodologies; Provides practical applications of the what, how and why of Assertion Based Verification and Functional Coverage methodologies; Explains each concept in a step-by-step fashion and applies it to a practical real life example; Includes 6 practical LABs that enable readers to put in practice the concepts explained in the book.Springer Verlag GmbH, Tiergartenstr. 17, 69121 Heidelberg 548 pp. Englisch.
Librería: Revaluation Books, Exeter, Reino Unido
EUR 222,76
Convertir monedaCantidad disponible: 2 disponibles
Añadir al carritoHardcover. Condición: Brand New. 3rd edition. 548 pages. 9.25x6.10x1.42 inches. In Stock.
Publicado por Springer International Publishing, Springer International Publishing Okt 2020, 2020
ISBN 10: 3030247392 ISBN 13: 9783030247393
Idioma: Inglés
Librería: BuchWeltWeit Ludwig Meier e.K., Bergisch Gladbach, Alemania
EUR 106,99
Convertir monedaCantidad disponible: 2 disponibles
Añadir al carritoTaschenbuch. Condición: Neu. This item is printed on demand - it takes 3-4 days longer - Neuware -This book provides a hands-on, application-oriented guide to the language and methodology of both SystemVerilog Assertions and Functional Coverage. Readers will benefit from the step-by-step approach to learning language and methodology nuances of both SystemVerilog Assertions and Functional Coverage, which will enable them to uncover hidden and hard to find bugs, point directly to the source of the bug, provide for a clean and easy way to model complex timing checks and objectively answer the question 'have we functionally verified everything'. Written by a professional end-user of ASIC/SoC/CPU and FPGA design and Verification, this book explains each concept with easy to understand examples, simulation logs and applications derived from real projects. Readers will be empowered to tackle the modeling of complex checkers for functional verification and exhaustive coverage models for functional coverage, thereby drastically reducing their time to design, debug and cover.This updated third edition addresses the latest functional set released in IEEE-1800 (2012) LRM, including numerous additional operators and features. Additionally, many of the Concurrent Assertions/Operators explanations are enhanced, with the addition of more examples and figures. Covers in its entirety the latest IEEE-1800 2012 LRM syntax and semantics; Covers both SystemVerilog Assertions and SystemVerilog Functional Coverage languages and methodologies; Provides practical applications of the what, how and why of Assertion Based Verification and Functional Coverage methodologies; Explains each concept in a step-by-step fashion and applies it to a practical real life example; Includes 6 practical LABs that enable readers to put in practice the concepts explained in the book. 548 pp. Englisch.
Librería: Revaluation Books, Exeter, Reino Unido
EUR 121,27
Convertir monedaCantidad disponible: 1 disponibles
Añadir al carritoPaperback. Condición: Brand New. 3rd edition. 507 pages. 9.25x6.10x1.22 inches. In Stock. This item is printed on demand.
Publicado por Springer International Publishing, Springer Nature Switzerland Okt 2020, 2020
ISBN 10: 3030247392 ISBN 13: 9783030247393
Idioma: Inglés
Librería: buchversandmimpf2000, Emtmannsberg, BAYE, Alemania
EUR 106,99
Convertir monedaCantidad disponible: 1 disponibles
Añadir al carritoTaschenbuch. Condición: Neu. This item is printed on demand - Print on Demand Titel. Neuware -This book provides a hands-on, application-oriented guide to the language and methodology of both SystemVerilog Assertions and Functional Coverage. Readers will benefit from the step-by-step approach to learning language and methodology nuances of both SystemVerilog Assertions and Functional Coverage, which will enable them to uncover hidden and hard to find bugs, point directly to the source of the bug, provide for a clean and easy way to model complex timing checks and objectively answer the question ¿have we functionally verified everything¿. Written by a professional end-user of ASIC/SoC/CPU and FPGA design and Verification, this book explains each concept with easy to understand examples, simulation logs and applications derived from real projects. Readers will be empowered to tackle the modeling of complex checkers for functional verification and exhaustive coverage models for functional coverage, thereby drastically reducing their time to design, debug and cover.This updated third edition addresses the latest functional set released in IEEE-1800 (2012) LRM, including numerous additional operators and features. Additionally, many of the Concurrent Assertions/Operators explanations are enhanced, with the addition of more examples and figures. Covers in its entirety the latest IEEE-1800 2012 LRM syntax and semantics; Covers both SystemVerilog Assertions and SystemVerilog Functional Coverage languages and methodologies; Provides practical applications of the what, how and why of Assertion Based Verification and Functional Coverage methodologies; Explains each concept in a step-by-step fashion and applies it to a practical real life example; Includes 6 practical LABs that enable readers to put in practice the concepts explained in the book.Springer Verlag GmbH, Tiergartenstr. 17, 69121 Heidelberg 548 pp. Englisch.
Publicado por Springer International Publishing, 2019
ISBN 10: 3030247368 ISBN 13: 9783030247362
Idioma: Inglés
Librería: moluna, Greven, Alemania
EUR 124,20
Convertir monedaCantidad disponible: Más de 20 disponibles
Añadir al carritoGebunden. Condición: New. Dieser Artikel ist ein Print on Demand Artikel und wird nach Ihrer Bestellung fuer Sie gedruckt. Covers in its entirety the latest IEEE-1800 2012 LRM syntax and semanticsCovers both SystemVerilog Assertions and SystemVerilog Functional Coverage language and methodologiesProvides practical applications of the what, how and why of.
Publicado por Springer International Publishing, Springer Nature Switzerland Okt 2019, 2019
ISBN 10: 3030247368 ISBN 13: 9783030247362
Idioma: Inglés
Librería: BuchWeltWeit Ludwig Meier e.K., Bergisch Gladbach, Alemania
EUR 149,79
Convertir monedaCantidad disponible: 2 disponibles
Añadir al carritoBuch. Condición: Neu. This item is printed on demand - it takes 3-4 days longer - Neuware -This book provides a hands-on, application-oriented guide to the language and methodology of both SystemVerilog Assertions and Functional Coverage. Readers will benefit from the step-by-step approach to learning language and methodology nuances of both SystemVerilog Assertions and Functional Coverage, which will enable them to uncover hidden and hard to find bugs, point directly to the source of the bug, provide for a clean and easy way to model complex timing checks and objectively answer the question 'have we functionally verified everything'. Written by a professional end-user of ASIC/SoC/CPU and FPGA design and Verification, this book explains each concept with easy to understand examples, simulation logs and applications derived from real projects. Readers will be empowered to tackle the modeling of complex checkers for functional verification and exhaustive coverage models for functional coverage, thereby drastically reducing their time to design, debug and cover.This updated third edition addresses the latest functional set released in IEEE-1800 (2012) LRM, including numerous additional operators and features. Additionally, many of the Concurrent Assertions/Operators explanations are enhanced, with the addition of more examples and figures. Covers in its entirety the latest IEEE-1800 2012 LRM syntax and semantics; Covers both SystemVerilog Assertions and SystemVerilog Functional Coverage languages and methodologies; Provides practical applications of the what, how and why of Assertion Based Verification and Functional Coverage methodologies; Explains each concept in a step-by-step fashion and applies it to a practical real life example; Includes 6 practical LABs that enable readers to put in practice the concepts explained in the book. 548 pp. Englisch.