Idioma: Inglés
Publicado por Atlantis Press / World Scientifi, 2010
ISBN 10: 9078677228 ISBN 13: 9789078677222
Librería: suffolkbooks, Center moriches, NY, Estados Unidos de America
EUR 17,52
Cantidad disponible: 5 disponibles
Añadir al carritohardcover. Condición: Very Good. Fast Shipping - Safe and Secure 7 days a week!
Librería: Lucky's Textbooks, Dallas, TX, Estados Unidos de America
EUR 52,25
Cantidad disponible: Más de 20 disponibles
Añadir al carritoCondición: New.
Idioma: Inglés
Publicado por Atlantis Press / World Scientific, 2010
ISBN 10: 9078677228 ISBN 13: 9789078677222
Librería: Basi6 International, Irving, TX, Estados Unidos de America
EUR 63,51
Cantidad disponible: 1 disponibles
Añadir al carritoCondición: Brand New. New. US edition. Expediting shipping for all USA and Europe orders excluding PO Box. Excellent Customer Service.
Idioma: Inglés
Publicado por Atlantis Press / World Scientific, 2010
ISBN 10: 9078677228 ISBN 13: 9789078677222
Librería: Romtrade Corp., STERLING HEIGHTS, MI, Estados Unidos de America
EUR 63,51
Cantidad disponible: 1 disponibles
Añadir al carritoCondición: New. This is a Brand-new US Edition. This Item may be shipped from US or any other country as we have multiple locations worldwide.
Idioma: Inglés
Publicado por Atlantis Press / World Scientific, 2010
ISBN 10: 9078677228 ISBN 13: 9789078677222
Librería: ALLBOOKS1, Direk, SA, Australia
EUR 72,89
Cantidad disponible: 1 disponibles
Añadir al carrito
Idioma: Inglés
Publicado por Atlantis Press / World Scientific, 2010
ISBN 10: 9078677228 ISBN 13: 9789078677222
Librería: ALLBOOKS1, Direk, SA, Australia
EUR 76,66
Cantidad disponible: 1 disponibles
Añadir al carrito
Idioma: Inglés
Publicado por Atlantis Press / World Scientific, 2010
ISBN 10: 9078677228 ISBN 13: 9789078677222
Librería: GreatBookPrices, Columbia, MD, Estados Unidos de America
EUR 82,40
Cantidad disponible: 1 disponibles
Añadir al carritoCondición: New.
Librería: Revaluation Books, Exeter, Reino Unido
EUR 79,26
Cantidad disponible: 2 disponibles
Añadir al carritoHardcover. Condición: Brand New. 2nd edition. 273 pages. 9.25x6.25x1.00 inches. In Stock.
Idioma: Inglés
Publicado por Atlantis Press / World Scientific, 2010
ISBN 10: 9078677228 ISBN 13: 9789078677222
Librería: GreatBookPrices, Columbia, MD, Estados Unidos de America
EUR 95,24
Cantidad disponible: 1 disponibles
Añadir al carritoCondición: As New. Unread book in perfect condition.
Librería: Revaluation Books, Exeter, Reino Unido
EUR 89,24
Cantidad disponible: 1 disponibles
Añadir al carritoPaperback. Condición: Brand New. reprint edition. 299 pages. 9.25x6.10x0.71 inches. In Stock.
Idioma: Inglés
Publicado por Atlantis Press / World Scientific, 2010
ISBN 10: 9078677228 ISBN 13: 9789078677222
Librería: GreatBookPricesUK, Woodford Green, Reino Unido
EUR 87,23
Cantidad disponible: 1 disponibles
Añadir al carritoCondición: New.
Idioma: Inglés
Publicado por Atlantis Press / World Scientific, 2010
ISBN 10: 9078677228 ISBN 13: 9789078677222
Librería: GreatBookPricesUK, Woodford Green, Reino Unido
EUR 96,79
Cantidad disponible: 1 disponibles
Añadir al carritoCondición: As New. Unread book in perfect condition.
Idioma: Inglés
Publicado por Atlantis Press Aug 2013, 2013
ISBN 10: 9491216910 ISBN 13: 9789491216916
Librería: buchversandmimpf2000, Emtmannsberg, BAYE, Alemania
EUR 53,49
Cantidad disponible: 2 disponibles
Añadir al carritoBuch. Condición: Neu. Neuware -System on chips designs have evolved from fairly simple unicore, single memory designs to complex heterogeneous multicore SoC architectures consisting of a large number of IP blocks on the same silicon. To meet high computational demands posed by latest consumer electronic devices, most current systems are based on such paradigm, which represents a real revolution in many aspects in computing.The attraction of multicore processing for power reduction is compelling. By splitting a set of tasks among multiple processor cores, the operating frequency necessary for each core can be reduced, allowing to reduce the voltage on each core. Because dynamic power is proportional to the frequency and to the square of the voltage, we get a big gain, even though we may have more cores running.As more and more cores are integrated into these designs to share the ever increasing processing load, the main challenges lie in efficient memory hierarchy, scalable system interconnect, new programming paradigms, and efficient integration methodology for connecting such heterogeneous cores into a single system capable of leveraging their individual flexibility.Current design methods tend toward mixed HW/SW co-designs targeting multicore systems on-chip for specific applications. To decide on the lowest cost mix of cores, designers must iteratively map the device¿s functionality to a particular HW/SW partition and target architectures. In addition, to connect the heterogeneous cores, the architecture requires high performance complex communication architectures and efficient communication protocols, such as hierarchical bus, point-to-point connection, or Network-on-Chip.Software development also becomes far more complex due to the difficulties in breaking a single processing task into multiple parts that can be processed separately and then reassembled later. This reflects the fact that certain processor jobs cannot be easily parallelized to run concurrently on multiple processingcores and that load balancing between processing cores ¿ especially heterogeneous cores ¿ is very difficult.Springer-Verlag GmbH, Tiergartenstr. 17, 69121 Heidelberg 300 pp. Englisch.
EUR 49,80
Cantidad disponible: 5 disponibles
Añadir al carritoTaschenbuch. Condición: Neu. Multicore Systems On-Chip: Practical Software/Hardware Design | Abderazek Ben Abdallah | Taschenbuch | Previously published in hardcover | xxvi | Englisch | 2015 | Atlantis Press | EAN 9789462390508 | Verantwortliche Person für die EU: Springer Verlag GmbH, Tiergartenstr. 17, 69121 Heidelberg, juergen[dot]hartmann[at]springer[dot]com | Anbieter: preigu.
Librería: Books Puddle, New York, NY, Estados Unidos de America
EUR 120,47
Cantidad disponible: 4 disponibles
Añadir al carritoCondición: New. pp. 273.
Librería: Mispah books, Redhill, SURRE, Reino Unido
EUR 113,79
Cantidad disponible: 1 disponibles
Añadir al carritoPaperback. Condición: Like New. Like New. book.
Idioma: Inglés
Publicado por WORLD SCIENTIFIC PUB CO INC, 2010
ISBN 10: 9078677228 ISBN 13: 9789078677222
Librería: moluna, Greven, Alemania
EUR 98,15
Cantidad disponible: 1 disponibles
Añadir al carritoCondición: New.
Librería: CSG Onlinebuch GMBH, Darmstadt, Alemania
EUR 81,60
Cantidad disponible: 1 disponibles
Añadir al carritoGebundene Ausgabe. Condición: Wie neu. Gebraucht - Wie neu -System on chips designs have evolved from fairly simple unicore, single memory designs to complex heterogeneous multicore SoC architectures consisting of a large number of IP blocks on the same silicon. To meet high computational demands posed by latest consumer electronic devices, most current systems are based on such paradigm, which represents a real revolution in many aspects in computing.The attraction of multicore processing for power reduction is compelling. By splitting a set of tasks among multiple processor cores, the operating frequency necessary for each core can be reduced, allowing to reduce the voltage on each core. Because dynamic power is proportional to the frequency and to the square of the voltage, we get a big gain, even though we may have more cores running. As more and more cores are integrated into these designs to share the ever increasing processing load, the main challenges lie in efficient memory hierarchy, scalable system interconnect, new programming paradigms, and efficient integration methodology for connecting such heterogeneous cores into a single system capable of leveraging their individual flexibility. Current design methods tend toward mixed HW/SW co-designs targeting multicore systems on-chip for specific applications. To decide on the lowest cost mix of cores, designers must iteratively map the device's functionality to a particular HW/SW partition and target architectures. In addition, to connect the heterogeneous cores, the architecture requires high performance complex communication architectures and efficient communication protocols, such as hierarchical bus, point-to-point connection, or Network-on-Chip. Software development also becomes far more complex due to the difficulties in breaking a single processing task into multiple parts that can be processed separately and then reassembled later. This reflects the fact that certain processor jobs cannot be easily parallelized to run concurrently on multiple processingcores and that load balancing between processing cores - especially heterogeneous cores - is very difficult.
Idioma: Inglés
Publicado por Atlantis Press / World Scientific Aug 2010, 2010
ISBN 10: 9078677228 ISBN 13: 9789078677222
Librería: AHA-BUCH GmbH, Einbeck, Alemania
EUR 121,29
Cantidad disponible: 1 disponibles
Añadir al carritoBuch. Condición: Neu. Neuware - Conventional on-chip communication design mostly use ad-hoc approaches that fail to meet the challenges posed by the next-generation MultiCore Systems-on-Chip (MCSoC) designs. These major challenges include wiring delay, predictability, diverse interconnection architectures, and power dissipation. A Network-on-Chip (NoC) paradigm is emerging as the solution for the problems of interconnecting dozens of cores into a single system-on-chip. However, there are many problems associated with the design of such systems. These problems arise from non-scalable global wire delays, failure to achieve global synchronization, and difficulties associated with non-scalable bus-based functional interconnects.
Idioma: Inglés
Publicado por Atlantis Press Aug 2013, 2013
ISBN 10: 9491216910 ISBN 13: 9789491216916
Librería: BuchWeltWeit Ludwig Meier e.K., Bergisch Gladbach, Alemania
EUR 53,49
Cantidad disponible: 2 disponibles
Añadir al carritoBuch. Condición: Neu. This item is printed on demand - it takes 3-4 days longer - Neuware -System on chips designs have evolved from fairly simple unicore, single memory designs to complex heterogeneous multicore SoC architectures consisting of a large number of IP blocks on the same silicon. To meet high computational demands posed by latest consumer electronic devices, most current systems are based on such paradigm, which represents a real revolution in many aspects in computing.The attraction of multicore processing for power reduction is compelling. By splitting a set of tasks among multiple processor cores, the operating frequency necessary for each core can be reduced, allowing to reduce the voltage on each core. Because dynamic power is proportional to the frequency and to the square of the voltage, we get a big gain, even though we may have more cores running.As more and more cores are integrated into these designs to share the ever increasing processing load, the main challenges lie in efficient memory hierarchy, scalable system interconnect, new programming paradigms, and efficient integration methodology for connecting such heterogeneous cores into a single system capable of leveraging their individual flexibility.Current design methods tend toward mixed HW/SW co-designs targeting multicore systems on-chip for specific applications. To decide on the lowest cost mix of cores, designers must iteratively map the device's functionality to a particular HW/SW partition and target architectures. In addition, to connect the heterogeneous cores, the architecture requires high performance complex communication architectures and efficient communication protocols, such as hierarchical bus, point-to-point connection, or Network-on-Chip.Software development also becomes far more complex due to the difficulties in breaking a single processing task into multiple parts that can be processed separately and then reassembled later. This reflects the fact that certain processor jobs cannot be easily parallelized to run concurrently on multiple processing cores and that load balancing between processing cores - especially heterogeneous cores - is very difficult. 300 pp. Englisch.
Idioma: Inglés
Publicado por Atlantis Press Aug 2015, 2015
ISBN 10: 9462390509 ISBN 13: 9789462390508
Librería: BuchWeltWeit Ludwig Meier e.K., Bergisch Gladbach, Alemania
EUR 53,49
Cantidad disponible: 2 disponibles
Añadir al carritoTaschenbuch. Condición: Neu. This item is printed on demand - it takes 3-4 days longer - Neuware -System on chips designs have evolved from fairly simple unicore, single memory designs to complex heterogeneous multicore SoC architectures consisting of a large number of IP blocks on the same silicon. To meet high computational demands posed by latest consumer electronic devices, most current systems are based on such paradigm, which represents a real revolution in many aspects in computing.The attraction of multicore processing for power reduction is compelling. By splitting a set of tasks among multiple processor cores, the operating frequency necessary for each core can be reduced, allowing to reduce the voltage on each core. Because dynamic power is proportional to the frequency and to the square of the voltage, we get a big gain, even though we may have more cores running.As more and more cores are integrated into these designs to share the ever increasing processing load, the main challenges lie in efficient memory hierarchy, scalable system interconnect, new programming paradigms, and efficient integration methodology for connecting such heterogeneous cores into a single system capable of leveraging their individual flexibility.Current design methods tend toward mixed HW/SW co-designs targeting multicore systems on-chip for specific applications. To decide on the lowest cost mix of cores, designers must iteratively map the device's functionality to a particular HW/SW partition and target architectures. In addition, to connect the heterogeneous cores, the architecture requires high performance complex communication architectures and efficient communication protocols, such as hierarchical bus, point-to-point connection, or Network-on-Chip.Software development also becomes far more complex due to the difficulties in breaking a single processing task into multiple parts that can be processed separately and then reassembled later. This reflects the fact that certain processor jobs cannot be easily parallelized to run concurrently on multiple processing cores and that load balancing between processing cores - especially heterogeneous cores - is very difficult. 300 pp. Englisch.
Librería: moluna, Greven, Alemania
EUR 48,37
Cantidad disponible: Más de 20 disponibles
Añadir al carritoCondición: New. Dieser Artikel ist ein Print on Demand Artikel und wird nach Ihrer Bestellung fuer Sie gedruckt. Provides practical hardware/software design techniques for Multicore Systems-on-Chip Provides a real case study in Multicore Systems-on-Chip design Provides interaction between the software and hardware in Multicore Systems-on-Chip P.
Librería: moluna, Greven, Alemania
EUR 53,32
Cantidad disponible: Más de 20 disponibles
Añadir al carritoKartoniert / Broschiert. Condición: New. Dieser Artikel ist ein Print on Demand Artikel und wird nach Ihrer Bestellung fuer Sie gedruckt. Provides practical hardware/software design techniques for Multicore Systems-on-Chip Provides a real case study in Multicore Systems-on-Chip design Provides interaction between the software and hardware in Multicore Systems-on-Chip P.
Librería: preigu, Osnabrück, Alemania
EUR 50,35
Cantidad disponible: 5 disponibles
Añadir al carritoBuch. Condición: Neu. Multicore Systems On-Chip: Practical Software/Hardware Design | Abderazek Ben Abdallah | Buch | xxvi | Englisch | 2013 | Atlantis Press | EAN 9789491216916 | Verantwortliche Person für die EU: Springer Verlag GmbH, Tiergartenstr. 17, 69121 Heidelberg, juergen[dot]hartmann[at]springer[dot]com | Anbieter: preigu Print on Demand.
Librería: AHA-BUCH GmbH, Einbeck, Alemania
EUR 59,27
Cantidad disponible: 1 disponibles
Añadir al carritoTaschenbuch. Condición: Neu. nach der Bestellung gedruckt Neuware - Printed after ordering - System on chips designs have evolved from fairly simple unicore, single memory designs to complex heterogeneous multicore SoC architectures consisting of a large number of IP blocks on the same silicon. To meet high computational demands posed by latest consumer electronic devices, most current systems are based on such paradigm, which represents a real revolution in many aspects in computing.The attraction of multicore processing for power reduction is compelling. By splitting a set of tasks among multiple processor cores, the operating frequency necessary for each core can be reduced, allowing to reduce the voltage on each core. Because dynamic power is proportional to the frequency and to the square of the voltage, we get a big gain, even though we may have more cores running. As more and more cores are integrated into these designs to share the ever increasing processing load, the main challenges lie in efficient memory hierarchy, scalable system interconnect, new programming paradigms, and efficient integration methodology for connecting such heterogeneous cores into a single system capable of leveraging their individual flexibility. Current design methods tend toward mixed HW/SW co-designs targeting multicore systems on-chip for specific applications. To decide on the lowest cost mix of cores, designers must iteratively map the device's functionality to a particular HW/SW partition and target architectures. In addition, to connect the heterogeneous cores, the architecture requires high performance complex communication architectures and efficient communication protocols, such as hierarchical bus, point-to-point connection, or Network-on-Chip. Software development also becomes far more complex due to the difficulties in breaking a single processing task into multiple parts that can be processed separately and then reassembled later. This reflects the fact that certain processor jobs cannot be easily parallelized to run concurrently on multiple processingcores and that load balancing between processing cores - especially heterogeneous cores - is very difficult.
Librería: AHA-BUCH GmbH, Einbeck, Alemania
EUR 58,56
Cantidad disponible: 1 disponibles
Añadir al carritoBuch. Condición: Neu. nach der Bestellung gedruckt Neuware - Printed after ordering - System on chips designs have evolved from fairly simple unicore, single memory designs to complex heterogeneous multicore SoC architectures consisting of a large number of IP blocks on the same silicon. To meet high computational demands posed by latest consumer electronic devices, most current systems are based on such paradigm, which represents a real revolution in many aspects in computing.The attraction of multicore processing for power reduction is compelling. By splitting a set of tasks among multiple processor cores, the operating frequency necessary for each core can be reduced, allowing to reduce the voltage on each core. Because dynamic power is proportional to the frequency and to the square of the voltage, we get a big gain, even though we may have more cores running. As more and more cores are integrated into these designs to share the ever increasing processing load, the main challenges lie in efficient memory hierarchy, scalable system interconnect, new programming paradigms, and efficient integration methodology for connecting such heterogeneous cores into a single system capable of leveraging their individual flexibility. Current design methods tend toward mixed HW/SW co-designs targeting multicore systems on-chip for specific applications. To decide on the lowest cost mix of cores, designers must iteratively map the device's functionality to a particular HW/SW partition and target architectures. In addition, to connect the heterogeneous cores, the architecture requires high performance complex communication architectures and efficient communication protocols, such as hierarchical bus, point-to-point connection, or Network-on-Chip. Software development also becomes far more complex due to the difficulties in breaking a single processing task into multiple parts that can be processed separately and then reassembled later. This reflects the fact that certain processor jobs cannot be easily parallelized to run concurrently on multiple processingcores and that load balancing between processing cores - especially heterogeneous cores - is very difficult.
Librería: Majestic Books, Hounslow, Reino Unido
EUR 117,99
Cantidad disponible: 4 disponibles
Añadir al carritoCondición: New. Print on Demand pp. 273.
Librería: Biblios, Frankfurt am main, HESSE, Alemania
EUR 126,66
Cantidad disponible: 4 disponibles
Añadir al carritoCondición: New. PRINT ON DEMAND pp. 273.