Dynamic logic circuits have been popularly used in advanced high speed processors as they occupy less area and have higher speed in comparison with the static CMOS counterparts. Domino logic is one of the popular dynamic logic. The major problems with domino gates are higher dynamic power, static power and lower noise immunity than static logic circuits. In this work, an attempt has been made to design novel circuit techniques for robust, energy-efficient and high performance domino logic circuits in deep submicron technology. All the existing and proposed techniques have been simulated and tested using VLSI back end tools. The logic swing at the output, power dissipation, propagation delay, PDP, area, and noise margins have been evaluated. The study has been carried in 65 nm technology at clock frequencies of 0.05 to 1.5 GHz. The attempt of designing novel circuit techniques for robust, energy-efficient, and high performance domino logic circuits in DSM technology has been achieved. The designed circuits are having better results than the existing circuits in terms of power dissipation, propagation delay, PDP, and noise immunity.
"Sinopsis" puede pertenecer a otra edición de este libro.
Dynamic logic circuits have been popularly used in advanced high speed processors as they occupy less area and have higher speed in comparison with the static CMOS counterparts. Domino logic is one of the popular dynamic logic. The major problems with domino gates are higher dynamic power, static power and lower noise immunity than static logic circuits. In this work, an attempt has been made to design novel circuit techniques for robust, energy-efficient and high performance domino logic circuits in deep submicron technology. All the existing and proposed techniques have been simulated and tested using VLSI back end tools. The logic swing at the output, power dissipation, propagation delay, PDP, area, and noise margins have been evaluated. The study has been carried in 65 nm technology at clock frequencies of 0.05 to 1.5 GHz. The attempt of designing novel circuit techniques for robust, energy-efficient, and high performance domino logic circuits in DSM technology has been achieved. The designed circuits are having better results than the existing circuits in terms of power dissipation, propagation delay, PDP, and noise immunity.
Salendra Govindarajulu is working as a Professor in the Dept. of Electronics & Communication Engg. at RGMCET, Nandyal, Andhra Pradesh, India. He completed B.Tech (ECE) from RGMCET, NANDYAL, JNTUH, A.P., INDIA in 1999. He completed M.Tech from NITC, Calicut, KERALA, INDIA in 2001. He completed Ph.D in Low Power VLSI Design from JNTUH, Hyderabad.
"Sobre este título" puede pertenecer a otra edición de este libro.
EUR 19,49 gastos de envío desde Alemania a España
Destinos, gastos y plazos de envíoLibrería: moluna, Greven, Alemania
Condición: New. Dieser Artikel ist ein Print on Demand Artikel und wird nach Ihrer Bestellung fuer Sie gedruckt. Autor/Autorin: Govindarajulu S.Salendra Govindarajulu is working as a Professor in the Dept. of Electronics & Communication Engg. at RGMCET, Nandyal, Andhra Pradesh, India. He completed B.Tech (ECE) from RGMCET, NANDYAL, JNTUH, A.P., INDIA in 1999. Nº de ref. del artículo: 4999449
Cantidad disponible: Más de 20 disponibles
Librería: BuchWeltWeit Ludwig Meier e.K., Bergisch Gladbach, Alemania
Taschenbuch. Condición: Neu. This item is printed on demand - it takes 3-4 days longer - Neuware -Dynamic logic circuits have been popularly used in advanced high speed processors as they occupy less area and have higher speed in comparison with the static CMOS counterparts. Domino logic is one of the popular dynamic logic. The major problems with domino gates are higher dynamic power, static power and lower noise immunity than static logic circuits. In this work, an attempt has been made to design novel circuit techniques for robust, energy-efficient and high performance domino logic circuits in deep submicron technology. All the existing and proposed techniques have been simulated and tested using VLSI back end tools. The logic swing at the output, power dissipation, propagation delay, PDP, area, and noise margins have been evaluated. The study has been carried in 65 nm technology at clock frequencies of 0.05 to 1.5 GHz. The attempt of designing novel circuit techniques for robust, energy-efficient, and high performance domino logic circuits in DSM technology has been achieved. The designed circuits are having better results than the existing circuits in terms of power dissipation, propagation delay, PDP, and noise immunity. 244 pp. Englisch. Nº de ref. del artículo: 9783639712810
Cantidad disponible: 2 disponibles
Librería: AHA-BUCH GmbH, Einbeck, Alemania
Taschenbuch. Condición: Neu. nach der Bestellung gedruckt Neuware - Printed after ordering - Dynamic logic circuits have been popularly used in advanced high speed processors as they occupy less area and have higher speed in comparison with the static CMOS counterparts. Domino logic is one of the popular dynamic logic. The major problems with domino gates are higher dynamic power, static power and lower noise immunity than static logic circuits. In this work, an attempt has been made to design novel circuit techniques for robust, energy-efficient and high performance domino logic circuits in deep submicron technology. All the existing and proposed techniques have been simulated and tested using VLSI back end tools. The logic swing at the output, power dissipation, propagation delay, PDP, area, and noise margins have been evaluated. The study has been carried in 65 nm technology at clock frequencies of 0.05 to 1.5 GHz. The attempt of designing novel circuit techniques for robust, energy-efficient, and high performance domino logic circuits in DSM technology has been achieved. The designed circuits are having better results than the existing circuits in terms of power dissipation, propagation delay, PDP, and noise immunity. Nº de ref. del artículo: 9783639712810
Cantidad disponible: 1 disponibles
Librería: buchversandmimpf2000, Emtmannsberg, BAYE, Alemania
Taschenbuch. Condición: Neu. Neuware -Dynamic logic circuits have been popularly used in advanced high speed processors as they occupy less area and have higher speed in comparison with the static CMOS counterparts. Domino logic is one of the popular dynamic logic. The major problems with domino gates are higher dynamic power, static power and lower noise immunity than static logic circuits. In this work, an attempt has been made to design novel circuit techniques for robust, energy-efficient and high performance domino logic circuits in deep submicron technology. All the existing and proposed techniques have been simulated and tested using VLSI back end tools. The logic swing at the output, power dissipation, propagation delay, PDP, area, and noise margins have been evaluated. The study has been carried in 65 nm technology at clock frequencies of 0.05 to 1.5 GHz. The attempt of designing novel circuit techniques for robust, energy-efficient, and high performance domino logic circuits in DSM technology has been achieved. The designed circuits are having better results than the existing circuits in terms of power dissipation, propagation delay, PDP, and noise immunity.VDM Verlag, Dudweiler Landstraße 99, 66123 Saarbrücken 244 pp. Englisch. Nº de ref. del artículo: 9783639712810
Cantidad disponible: 2 disponibles