Artículos relacionados a Logic Design and Verification Using SystemVerilog

Logic Design and Verification Using SystemVerilog - Tapa blanda

 
9781500385781: Logic Design and Verification Using SystemVerilog

Sinopsis

Note: This book has been replaced by a new edition titled "Logic Design and Verification Using SystemVerilog (Revised)" with ISBN 978-1523364022. Search for it here on Amazon. In other words, don't buy this out-of-date version of the book, go for the newer version.


SystemVerilog is a Hardware Description Language that enables designers to work at the higher levels of logic design abstractions that match the increased complexity of current day integrated circuit and field-programmable gate array (FPGA) designs. The majority of the book assumes a basic background in logic design and software programming concepts. It is directed at: • students currently in an introductory logic design course that also teaches SystemVerilog, • designers who want to update their skills from Verilog or VHDL, and • students in VLSI design and advanced logic design courses that include verification as well as design topics. The book starts with a tutorial introduction on hardware description languages and simulation. It proceeds to the register-transfer design topics of combinational and finite state machine (FSM) design — these mirror the topics of introductory logic design courses. The book covers the design of FSM-datapath designs and their interfaces, including SystemVerilog interfaces. Then it covers the more advanced topics of writing testbenches including using assertions and functional coverage. A comprehensive index provides easy access to the book’s topics. The goal of the book is to introduce the broad spectrum of features in the language in a way that complements introductory and advanced logic design and verification courses, and then provides a basis for further learning.

"Sinopsis" puede pertenecer a otra edición de este libro.

Acerca del autor

Donald Thomas is Professor of Electrical and Computer Engineering at Carnegie Mellon University, where he has taught courses Logic Design and Verification, and Embedded Systems. His former book, The Verilog Hardware Description Language, was co-authored with Verilog inventor Phil Moorby and was widely used in industry and universities. His research topics include high-level synthesis, register-transfer level simulation and languages, hardware-software co-design, integrated circuit lifetime reliability, and hardware-based machine leaning.

"Sobre este título" puede pertenecer a otra edición de este libro.

Comprar usado

Condición: Bueno
Softcover, 2014. Spine uncreased...
Ver este artículo

EUR 34,51 gastos de envío desde Estados Unidos de America a España

Destinos, gastos y plazos de envío

Resultados de la búsqueda para Logic Design and Verification Using SystemVerilog

Imagen de archivo

Thomas, Donald
ISBN 10: 1500385786 ISBN 13: 9781500385781
Antiguo o usado Soft cover

Librería: Twice Sold Tales, Capitol Hill, Seattle, WA, Estados Unidos de America

Calificación del vendedor: 5 de 5 estrellas Valoración 5 estrellas, Más información sobre las valoraciones de los vendedores

Soft cover. Condición: Very Good. Softcover, 2014. Spine uncreased, text block moderately soiled, text unmarked. Light shelf wear/bumping. Some superficial scratches. Nº de ref. del artículo: 044247

Contactar al vendedor

Comprar usado

EUR 40,87
Convertir moneda
Gastos de envío: EUR 34,51
De Estados Unidos de America a España
Destinos, gastos y plazos de envío

Cantidad disponible: 1 disponibles

Añadir al carrito