Artículos relacionados a Finite State Machine Datapath Design, Optimization,...

Finite State Machine Datapath Design, Optimization, and Implementation (Synthesis Lectures on Digital Circuits and Systems) - Tapa blanda

 
9781598295290: Finite State Machine Datapath Design, Optimization, and Implementation (Synthesis Lectures on Digital Circuits and Systems)

Esta edición ISBN ya no está disponible.

Sinopsis

Páginas:124Géneros:12:TJF:ElectronicsengineeringSinopsis:FiniteStateMachineDatapathDesign,Optimization,andImplementationexploresthedesignspaceofcombinedFSM/Datapathimplementations.Thelecturestartsbyexaminingperformanceissuesindigitalsystemssuchasclockskewanditseffectonsetupandholdtimeconstraints,andtheuseofpipeliningforincreasingsystemclockfrequency.Thisisfollowedbydefinitionsforlatencyandthroughput,withassociatedresourcetradeoffsexploredindetailthroughtheuseofdataflowgraphsandschedulingtablesappliedtoexamplestakenfromdigitalsignalprocessingapplications.Also,designissuesrelatingtofunctionality,interfacing,andperformancefordifferenttypesofmemoriescommonlyfoundinASICsandFPGAssuchasFIFOs,single-ports,anddual-portsareexamined.Selecteddesignexamplesarepresentedinimplementation-neutralVerilogcodeandblockdiagrams,withassociateddesignfilesavailableasdownloadsforbothAlteraQuartusandXilinxVirtexFPGAplatforms.AworkingknowledgeofVerilog,logicsynthesis,andbasicdigitaldesigntechniquesisrequired.ThislectureissuitableasacompaniontothesynthesislecturetitledIntroductiontoLogicSynthesisusingVerilogHDL._,

"Sinopsis" puede pertenecer a otra edición de este libro.

Reseña del editor

Finite State Machine Datapath Design, Optimization, and Implementation explores the design space of combined FSM/Datapath implementations. The lecture starts by examining performance issues in digital systems such as clock skew and its effect on setup and hold time constraints, and the use of pipelining for increasing system clock frequency. This is followed by definitions for latency and throughput, with associated resource tradeoffs explored in detail through the use of dataflow graphs and scheduling tables applied to examples taken from digital signal processing applications. Also, design issues relating to functionality, interfacing, and performance for different types of memories commonly found in ASICs and FPGAs such as FIFOs, single-ports, and dual-ports are examined. Selected design examples are presented in implementation-neutral Verilog code and block diagrams, with associated design files available as downloads for both Altera Quartus and Xilinx Virtex FPGA platforms. A working knowledge of Verilog, logic synthesis, and basic digital design techniques is required. This lecture is suitable as a companion to the synthesis lecture titled Introduction to Logic Synthesis using Verilog HDL.

"Sobre este título" puede pertenecer a otra edición de este libro.

  • EditorialMorgan and Claypool Publishers
  • Año de publicación2008
  • ISBN 10 1598295292
  • ISBN 13 9781598295290
  • EncuadernaciónTapa blanda
  • IdiomaInglés
  • Número de páginas124

(Ningún ejemplar disponible)

Buscar:



Crear una petición

¿No encuentra el libro que está buscando? Seguiremos buscando por usted. Si alguno de nuestros vendedores lo incluye en AbeBooks, le avisaremos.

Crear una petición

Otras ediciones populares con el mismo título

9783031797750: Finite State Machine Datapath Design, Optimization, and Implementation (Synthesis Lectures on Digital Circuits & Systems)

Edición Destacada

ISBN 10:  3031797752 ISBN 13:  9783031797750
Editorial: Springer, 2007
Tapa blanda